

## Mid Term (Odd) Semester Examination October 2024

| ,                                                                                                                                                                   |                                                                                     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
|                                                                                                                                                                     | Roll no//                                                                           |
| Name of the Course and semester: B.Tech III<br>Name of the Paper: Logic Design and Computer Organi<br>Paper Code: TCS 308                                           | zation                                                                              |
| Time: 1.5 hour                                                                                                                                                      | Maximum Marks: 50                                                                   |
| Note:  (i) Answer all the questions by choosing any one of t  (ii) Each question carries 10 marks.                                                                  | he sub questions                                                                    |
| <ul> <li>Q1.</li> <li>a. Design 4:1 Multiplexer using 2:1 Multiplexer.</li> <li>Implement the Boolean expression F(A, B, C) = ∑ n using 4:1 multiplexer.</li> </ul> | (10 Marks) CO1<br>n(0, 2, 5, 6)                                                     |
| b. What is Decoder? Design 3 to 8 line decoder using two circuit & truth table.                                                                                     | wo 2 to 4 line decoder also draw the logic                                          |
| Q2.  a. What do you mean by a half adder? Explain with the lidingram.                                                                                               | (10 Marks) CO1 & CO2 help of block diagram, truth table and logic                   |
| OR b. Explain serial in serial out shift register. The content or register is shifted six times to the right with the serial in the register after each shift?      | of a 4 bit register is initially 1101. The put being 101101. What is the content of |
| Q3.  a. What is the difference between combinational circuit a Also draw the logic diagram for both the circuit.                                                    | (10 Marks) CO1<br>nd sequential circuit?                                            |
| OR                                                                                                                                                                  |                                                                                     |
| <ul><li>b. Write a short note on:</li><li>i. Magnitude Comparator</li><li>ii. 2 bit Binary Multiplier</li></ul>                                                     |                                                                                     |
| Q4. a. simplify the following Boolean function, F(A, B, C, D) = m(3, 9, 11, 12, 13, 14, 15) + d(1 method.                                                           | (10 Marks) CO2                                                                      |
| method.  OR  b. Implement AND, OR and NOT gate using NAND gate                                                                                                      | •                                                                                   |
| Q5. a. Draw and explain the characteristic table and excitated OR                                                                                                   | (10 Marks) CO2                                                                      |
| OR  b. Convert JK Flip Flop to T Flip Flop with required tra                                                                                                        | ath table and logic diagram.                                                        |